# VLSI Lab 5 – Full Adder

Matthew Murray - 873525242

### Not



# Logic Sim



Not\_out is high when va is low, and low when va is high.

# NAND



# Logic Sim



Nand\_out is low when both va and vb are high, and high otherwise.

#### **XOR**





Some nets were routed on metal 2 to keep the design as compact as possible. This way all the bulk connections will line up with the inverter and NAND bulk connections for the full adder.

### Logic Sim



Xor\_out is high when either va or vb are high, but not with both or neither or high.

# **Output Glitches**



When both inputs change at the same time, the output can glitch in the transition zone like in the above simulation

# Full Adder





The input and outputs are the bottom 3 metal 1 lines. If these could be placed on metal 3 they could be placed on top of the adder to make a fully tileable design.

#### Logic Sim



S is high when either 1 or 3 of the inputs (a, b, cin) are high, otherwise its low. Cout is high when 2 or 3 of the inputs are high, otherwise its low.

#### **DRC & NCC**